β Back to Listings
About the Role
Meta is hiring Application-Specific Integrated Circuit (ASIC) Design Verification Engineer within the Infrastructure organization. We are looking for individuals with experience in Design Verification to build IP and System On Chip (SoC) for data center applications.
As a Design Verification Engineer, you will be part of a team working with the best in the industry, focused on developing ASIC solutions for Metaβs data center applications. You will be responsible for the verification closure of a design module or sub-system from test-planning, UVM based testbench development to verification closure. Along with traditional simulation, use other approaches like Formal and Emulation to achieve a bug-free design. The role also provides ample opportunities to partner and collaborate with full stack software, hardware, ASIC Design, Emulation and Post-Silicon teams towards creating a first-pass silicon success.
Qualifications
Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience At least 12+ years of relevant experience Track record of 'first-pass success' in ASIC development cycles Hands-on experience in Verilog, SystemVerilog, UVM , C/C++, Python based verification Experience in IP/sub-system and/or SoC level verification based on SystemVerilog UVM/OVM based methodologies Experience in one or more of the following areas along with functional verification - SIMT, PCIe, HBM, Ethernet, 400G MAC, NIC, RDMA, TSO, LRO, PSP, RoCE (RDMA over converged Ethernet), Congestion Control etc Experience with Design verification of Data-center applications like AI/ML, Networking, GPU and Video designs Experience in architecting and implementing Design Verification infrastructure and executing the full verification cycle Experience in IP, Cluster and SoC level verification in both RTL and Gate Level Setup Proficiency in scripting languages such as Python, Perl, or TCL to build tools and flows for verification environments Experience using analytical skills to craft novel solutions to tackle industry-level complex designs Demonstrated experience with effective collaboration with cross functional teams 20+ years of hands-on experience in development of UVM based verification environments from scratch Experience in technically planning, executing and leading the verification of multiple complex Sub-Systems or SoC or from multi-chiplet Solutions from Architecture to Silicon Expertise in the Networking domain with in-depth experience working with AI Compute, High-Speed IO Interconnects, Die-to-Die Interconnects, Ethernet, 400G MAC, RDMA, RoCE, NIC, TSO, LRO, TimeSync protocols Experience with IP or integration verification of high-speed interfaces like Ethernet, PCIe, DDR, HBM Experience with verification of ARM/RISC-V based sub-systems or SoCs Experience with revision control systems like Mercurial(Hg), Git or SVN Experience with development of fully automated flows and scripts for data exploration, analysis and performance verification Experience with simulators and waveform debugging tools Experience in one or more of the following areas along with functional verification - SV Assertions, Formal, Emulation Experience working across and building relationships with cross-functional design, model and emulation teams
Apply Now π
Opens in a new tab